Design Verification Engineer for Cellular SoC (m/f/d)
at Apple
München, Bayern, Germany -
Start Date | Expiry Date | Salary | Posted On | Experience | Skills | Telecommute | Sponsor Visa |
---|---|---|---|---|---|---|---|
Immediate | 09 May, 2025 | Not Specified | 10 Feb, 2025 | 10 year(s) or above | Affirmative Action,Disabilities,Teams,Apple,Deliverables,Design,Assertion Based Verification,Working Experience,Communication Skills | No | No |
Required Visa Status:
Citizen | GC |
US Citizen | Student Visa |
H1B | CPT |
OPT | H4 Spouse of H1B |
GC Green Card |
Employment Type:
Full Time | Part Time |
Permanent | Independent - 1099 |
Contract – W2 | C2H Independent |
C2H W2 | Contract – Corp 2 Corp |
Contract to Hire – Corp 2 Corp |
Description:
SUMMARY
Posted: Feb 7, 2025
Role Number:200590477
Imagine what you could do here. At Apple, new insights have a way of becoming extraordinary products, services, and customer experiences very quickly. Bring passion and dedication to your job and there’s no telling what you could accomplish. Hard-working people and inspiring, innovative technologies are the norms here. Enter a multifunctional role as a Design Verification Engineer in our team. We are at the center of the IP and full-chip verification effort within a silicon design group responsible for verifying the state-of-the-art Cellular RF SoCs. This position requires someone comfortable to dive into HW design and verification engineering.
DESCRIPTION
You will need a fundamental understanding of HW and SW design as well as the eagerness to do hands-on verification. The cool thing is, once you crack the design verification world, it will potentiate your knowledge of HW/SW systems in the RF world. We will introduce you to assertion-based verification, simulation acceleration, and formal methods. You will learn special verification languages as universal verification methodology (UVM) or formal description languages, like SVA flanked by AI-based approaches. Our team is a very strong cellular hardware design verification team with very good individual communication. You will work in a strong team setup with a lot of interpersonal interaction that will help you to get a very wide understanding of our work as well as the sub-system and system integration into RF modems. You will build metric-driven verification plans from specifications, review them, and refine them to achieve coverage targets. You will define functional verification requirements based on design requirements and architecture and develop UVM-based highly reusable test benches starting from different components over cluster into SoC levels.
MINIMUM QUALIFICATIONS
- Proven experience in taping out SoC systems with embedded processor cores and hands-on verification experience in UVM environments.
- Strong collaborative work experience with system, design, and firmware teams.
- Verification and Validation approach as well as outstanding sense and commit to quality of deliverables
- A detective skill for finding bugs and weaknesses
- Having a good view of the definition and design process of a chip
- Holistically thinking beyond the design verification domain boundaries
- Good interpersonal and communication skills
- English language proficiency is required for this position
PREFERRED QUALIFICATIONS
- Bachelor or Master or higher degree in Electrical Engineering or Communication Engineering with extensive years of working experience or PhD in a relevant field with proven years of working experience.
- System know-how in the cellular RF transceiver domain is a plus
- Knowledge of assertion-based verification would be nice to have
- Ideally, you worked on: system/IP definition, system/IP validation, system/IP design system/IP testing, or similar
- Apple is an equal opportunity employer that is committed to inclusion and diversity. We also take affirmative action to offer employment and advancement opportunities to all applicants, including minorities, women, protected veterans, and individuals with disabilities.
Responsibilities:
Please refer the Job description for details
REQUIREMENT SUMMARY
Min:10.0Max:15.0 year(s)
Electrical/Electronic Manufacturing
Engineering Design / R&D
Other
Graduate
Electrical, Electrical Engineering, Engineering, Relevant Field
Proficient
1
München, Germany