Physical Design Engineer at Baya Systems
Bengaluru, karnataka, India -
Full Time


Start Date

Immediate

Expiry Date

13 Jan, 26

Salary

0.0

Posted On

15 Oct, 25

Experience

5 year(s) or above

Remote Job

Yes

Telecommute

Yes

Sponsor Visa

No

Skills

Physical Design, Implementation Flows, Synthesis, Floor Planning, Place And Route, Timing Closure, Power Closure, EM/IR, PDV, Design Rule Checking, Static Timing Analysis, Scripting, Synopsys Design Compiler, Prime Time, ICC, Fusion Compiler

Industry

technology;Information and Internet

Description
Baya Systems is inspired by the baya bird, also known as the weaver. Baya birds weave very unique and intricate hanging nests from different materials. The nests are robust and safe while being extremely lightweight and efficient. Baya is a fast-moving Series B startup built by serial entrepreneurs with a vision to accelerate intelligent computing in the emerging chiplet era. We focus on software-driven, unified fabric solutions for single-die and multi-die systems. We design and license disruptive intellectual property for use in semiconductor chips, with software development platforms to simplify the design process and reduce the time to market for complex System-on-Chip (SoC) and multi-chiplet systems. This enables our partners to innovate and deliver compelling solutions for data center, infrastructure, AI, Automotive, and Edge IoT markets. We are looking for energetic and dedicated individuals share our passion for enabling innovation and excellence in the semiconductor industry that empowers game-changing products and services! Job Title: Physical Design Engineer Location: Bengaluru, India About the role: We are seeking a seasoned Physical Design Engineer with a strong background in all aspects of Physical Design and Implementation flows. The ideal candidate will play a key role in shaping our technology portfolio, bringing expertise and creativity to our solutions Responsibilities: Own RTL to GDS physical implementation flows for synthesis, floor-planning, place and route, clock tree synthesis, timing & power closure, EM/IR, PDV and final PD sign off Own physical design & implementation of high-performance designs from block level to system level components Deep collaboration with Micro-architects to explore performance, power and area trade-offs for high performance and low power designs Physical implementation feasibility studies and design recommendations for best PPA Develop methodologies and recipes for various stages of physical implementation Perform various physical design validation (PDV) flows for Timing, Power, EM/IR, etc. to ensure physical design quality Perform design rule checking (DRC), (LVS) checks, and other physical verification tasks Qualifications: BS, MS in Electrical Engineering or Computer Engineering or related degree Experience in all aspects of physical design including synthesis, floor planning, place & route, timing & power closure, EM/IR, physical design validation, etc Experience with synthesis, place & route, static timing analysis and PDV tools Experience in implementing clock trees and power grids Experience with scripting for physical design flow automation Experience with Synopsys Design Compiler, Prime Time, ICC, Fusion Compiler etc. Good knowledge of high-performance and low-power microarchitecture and logic design principles Understanding of modern (sub 7nm) sub-micron technology nodes and device physics Basic knowledge of System/SoC Architecture and System Verilog RTL coding Strong communication and collaboration skills Compensation: Salary commensurate with experience Performance incentives Comprehensive medical, dental, and vision benefits 401(k) retirement plan Equity
Responsibilities
The Physical Design Engineer will own RTL to GDS physical implementation flows and collaborate closely with Micro-architects to explore design trade-offs. They will also develop methodologies for various stages of physical implementation and ensure physical design quality through validation flows.
Loading...