Senior Digital Design Engineer (AI Fabric) at Astera Labs
San Jose, California, United States -
Full Time


Start Date

Immediate

Expiry Date

31 Mar, 26

Salary

195000.0

Posted On

31 Dec, 25

Experience

5 year(s) or above

Remote Job

Yes

Telecommute

Yes

Sponsor Visa

No

Skills

Digital Design, RTL Coding, SystemVerilog, Synthesis, Verification, Timing Closure, Design-for-Test, Scripting, Automation, High-Speed Protocols, IP Development, Python, UVM, Embedded Firmware, CAD Automation, Design Infrastructure

Industry

Semiconductor Manufacturing

Description
Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at www.asteralabs.com. Overview Join our team as Senior Digital Design Engineer to contribute to the design and implementation of next-generation digital designs for high-performance connectivity solutions. You'll work on complex blocks from micro-architecture through silicon bring-up, collaborating with verification, PD, and DFT teams to deliver high-performance products in a fast-paced, collaborative environment. Key Responsibilities Own the RTL implementation of complex digital designs from micro-architecture through sign-off. Collaborate with verification teams to review test plans and debug issues. Support efforts to achieve timing closure and implement Design-for-Test (DFT) features. Scripting and automation for ASIC methodology improvement. Accountable for quality and overall design success with the support of senior engineers. Required Qualifications Education & Experience: Bachelor’s degree in electrical engineering or equivalent 3-8 years of experience developing SoC/silicon products in Server, Storage, and/or Networking markets Digital Design Expertise: Expertise in RTL coding with SystemVerilog and synthesis with Synopsys or Cadence. Track record of delivering high quality digital designs from definition to production. Experience with functional and formal verification at block and chip level. Understanding of clocking, CDC and RDC Experience with CMOS nodes (≤7nm) Protocols & Integration: Familiarity with high-speed protocols—PCIe, Ethernet, DDR, or similar Experience with IP development and integration Tools & Methodologies: Proven SystemVerilog and Python expertise in a production environment Familiarity with Synopsys and/or Cadence digital design flows Basic understanding of UVM-based verification methodologies Professional Attributes: Strong eagerness to learn and grow with the ability to balance multiple priorities in a dynamic environment Good communication and collaboration skills; comfortable working cross-functionally with global teams Self-directed learner who adapts quickly to changing requirements Customer-focused mindset with the ability to prioritize and work independently to deliver high quality designs. Preferred Qualifications Experience with embedded firmware development or standard embedded processor subsystems (RISC-V, Arm, etc.) is a plus Familiarity with design methodology, CAD automation, or design infrastructure that have improved team productivity or design quality is a plus Base salary range is $160,000 USD-$195,000 USD, and will be determined based on the candidate's capabilities and employees in similar positions. We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.
Responsibilities
The Senior Digital Design Engineer will own the RTL implementation of complex digital designs and collaborate with verification teams to ensure high-performance product delivery. The role involves supporting timing closure efforts and implementing Design-for-Test features.
Loading...