Senior SOC Design Manager at Synopsys
Sunnyvale, California, USA -
Full Time


Start Date

Immediate

Expiry Date

12 Sep, 25

Salary

304000.0

Posted On

13 Jun, 25

Experience

12 year(s) or above

Remote Job

Yes

Telecommute

Yes

Sponsor Visa

No

Skills

Good communication skills

Industry

Information Technology/IT

Description

YOU ARE:

You are a seasoned design engineer with a passion for leading teams and driving complex projects to successful completion. With over 12+ years of experience in designing and verifying ASIC/FPGA devices, you excel in ing modern design processes and flows for ASIC designs. Your strong technical background is complemented by your ability to collaborate effectively with cross-functional teams. You possess a detailed understanding of the ASIC design flow, from microarchitecture through RTL development, verification, synthesis, and timing closure. Your expertise in System Verilog RTL coding and review of complex designs, along with your experience with vendor tooling within an ASIC development flow, makes you an invaluable asset to any team. You thrive in dynamic environments, constantly seeking new challenges and opportunities to innovate.

Responsibilities
  • Manage and lead a team of SoC/Subsystem Design Engineers for various customer engagements.
  • Work with Synopsys customers to understand their needs and define design scope and activities.
  • Lead and mentor a design team in day-to-day activities and grow the capabilities of the design team for future assignments.Understand and
  • modern design processes and flows for ASIC designs.
  • Partitioning and architecting designs from requirements, including high-level and microarchitecture.
  • Collaborating with cross-functional teams, including verification, DFT, and physical design.
  • Implementing industry-standard design methods for clocking, resets, metastability, and logical design for control/data paths.
  • Developing and reviewing System Verilog RTL code for complex designs.
Loading...