Analog Design Senior Staff Engineer

at  Synopsys

Nepean, ON, Canada -

Start DateExpiry DateSalaryPosted OnExperienceSkillsTelecommuteSponsor Visa
Immediate03 Feb, 2025Not Specified04 Nov, 20247 year(s) or aboveReliability,Tcl,Security,Matlab,Interfaces,C,Scripting Languages,Perl,Python,Documentation,Artificial Intelligence,Samplers,Behavioral Modeling,Processors,Dac,It,Verilog A,DesignNoNo
Add to Wishlist Apply All Jobs
Required Visa Status:
CitizenGC
US CitizenStudent Visa
H1BCPT
OPTH4 Spouse of H1B
GC Green Card
Employment Type:
Full TimePart Time
PermanentIndependent - 1099
Contract – W2C2H Independent
C2H W2Contract – Corp 2 Corp
Contract to Hire – Corp 2 Corp

Description:

Analog & Mixed Signal Circuit Design Engineer, Sr Staff
You will be part of an R&D Memory Phys highly specialized Advanced Circuit Group working on developing next generation high speed analog and mixed-signal integrated circuits for DDR/LPDDR PHY, High Bandwidth Memory (HBM) PHY, Universal Chiplet Interconnect Express (UCIe) PHY, and Mobile Storage PHY IPs. We are looking for an engineer with theoretical knowledge and practical experience to contribute to the team. You will work with a cross functional design team of analog and digital designers from a wide variety of backgrounds. Our design environment is best-in-class with a full suite of IC design tools, supplemented by custom in-house tools, and supported by an experienced software/CAD team.

JOB REQUIREMENTS

  • PhD with 7 years of experience or MSc with 10+ years of analog design experience
  • In depth familiarity with transistor level circuit design - sound CMOS design fundamentals
  • Experience with FinFET technologies
  • Detailed design experience with at least one, and familiarity with several other DDR or SerDes sub-circuits:
  • receive equalizers, samplers, voltage/current-mode drivers, serializers, deserializers, voltage-controlled oscillator, phase mixer, delay-locked loop, phase locked loop, bandgap reference, ADC, DAC
  • Experience of ESD protection, ESD network analysis and debug (i.e. circuit techniques, layout for ESD/Latch-UP protection robustness)
  • Familiarity with custom digital design (i.e. high-speed logic paths)
  • Knowledge of design for reliability (i.e. EM, IR, aging, etc.)
  • Knowledge of layout effects (i.e. matching, reliability, proximity effects, etc.)
  • Experience with tools for schematic entry, physical layout, and design verification
  • Hands-on experience with physical layout of high-speed circuits is a plus
  • Knowledge of SPICE simulators and simulation methods
  • Knowledgeable in Verilog-A for analog behavioral modeling and simulation-control/data-capture
  • Experience with TCL, Perl, C, Python, MATLAB, or other scripting languages is desired
  • Good communication and documentation skills
    Our Silicon IP business is all about integrating more capabilities into an SoC—faster. We offer the world’s broadest portfolio of silicon IP—predesigned blocks of logic, memory, interfaces, analog, security, and embedded processors. All to help customers integrate more capabilities. Meet unique performance, power, and size requirements of their target applications. And get differentiated products to market quickly with reduced risk.
    At Synopsys, we’re at the heart of the innovations that change the way we work and play. Self-driving cars. Artificial Intelligence. The cloud. 5G. The Internet of Things. These breakthroughs are ushering in the Era of Smart Everything. And we’re powering it all with the world’s most advanced technologies for chip design and software security. If you share our passion for innovation, we want to meet you

Responsibilities:

  • Review JEDEC standards to develop analog and mixed-signal sub-block specifications.
  • Identify and refine circuit architectures to achieve optimal power, area, performance and ESD targets
  • Propose design and verification strategies
  • Oversee physical layout to minimize the effect of parasitic, device stress, process variation, and ESD/Latch-Up protection
  • Present simulation data for peer and customer review
  • Document design features and test plans
  • Consult on the electrical characterization of your circuit within the IP product


REQUIREMENT SUMMARY

Min:7.0Max:10.0 year(s)

Electrical/Electronic Manufacturing

Engineering Design / R&D

Other

MSc

Design

Proficient

1

Nepean, ON, Canada