Cellular SoC Frontend STA Engineer (m/f/d)

at  Apple

München, Bayern, Germany -

Start DateExpiry DateSalaryPosted OnExperienceSkillsTelecommuteSponsor Visa
Immediate20 Jan, 2025Not Specified21 Oct, 2024N/AIntegration,Signal Design,Deliveries,Perl,Synthesis,Apple,Communication Skills,Physical Design,Bash,Linux,Tcl,Python,Verilog,Pnr,Working Experience,Cad,Disabilities,Scripting Languages,Affirmative ActionNoNo
Add to Wishlist Apply All Jobs
Required Visa Status:
CitizenGC
US CitizenStudent Visa
H1BCPT
OPTH4 Spouse of H1B
GC Green Card
Employment Type:
Full TimePart Time
PermanentIndependent - 1099
Contract – W2C2H Independent
C2H W2Contract – Corp 2 Corp
Contract to Hire – Corp 2 Corp

Description:

SUMMARY

Posted: 18. Oct 2024
Role Number:200574391
Imagine what you could do here. At Apple, new insights have a way of becoming extraordinary products, services, and customer experiences very quickly. Bring passion and dedication to your job and there’s no telling what you could accomplish. Dynamic, amazing people and inspiring, innovative technologies are the norm here. The people who work here have reinvented entire industries with all Apple Hardware products. The same passion for innovation that goes into our products also applies to our practices strengthening our dedication to leave the world better than we found it. In this role, you will be a key part of the Cellular SoC Integration team in Munich, Germany. As Frontend-STA engineer you are the focal point for constraints development as well as design- and timing analysis. Together with RTL designers, Physical designers, and other integration teams, you will work on very exciting designs and sophisticated technology nodes.

DESCRIPTION

You will be responsible for constraint development, including deliveries for synthesis, PnR, and sign-off STA. You will work on partition- as well as SoC-level and verify the results post-synthesis for all STA modes. In this role, you will be the link between digital design, mixed-signal design (.lib definition), and physical design. Your responsibility is to achieve sign-off quality of timing constraints, based on stakeholder requirements. Further, you will closely collaborate with digital designers to understand the design intent and its clock structure to optimize power, performance, and area. With CAD and PD teams you will continuously improve development flows.

  • Hands-on experience on multiple projects with constraint development, -analysis, and -debugging.
  • Proven experience with industry-standard tools for STA, e.g. PrimeTime or Tempus.
  • Proven understanding of hierarchical design approaches, top-down design, timing budgeting as well as timing and physical convergence.
  • Proficient in day-to-day usage of scripting languages (TCL, Perl, Shell, Bash, Python), Linux, and revision control systems (e.g. PerForce)
  • Very good experience with Verilog and the ability to analyze RTL/Netlist designs
  • English language proficiency is required for this positionGood interpersonal and communication skills as well as the ability to find effective technical solutions between RTL-Design and Physical-Design teams

-

PREFERRED QUALIFICATIONS

  • Bachelor’s or Master’s Degree in Electrical Engineering, Computer Science/Software Engineering, or equivalent is a requirement with some years of working experience or a PhD in a relevant field with some years of proven experience.
  • Experience with SoC practices such as multiple voltage and clock domains, integration of mixed-signal IPs, and power optimizations would be a big plus
  • Experience with synthesis, logic equivalence, or ECO techniques would be a plusApple is an Equal Opportunity Employer that is committed to inclusion and diversity. We also take affirmative action to offer employment and advancement opportunities to all applicants, including minorities, women, protected veterans, and individuals with disabilities. Apple will not discriminate or retaliate against applicants who inquire about, disclose, or discuss their compensation or that of other applicants.
-

ADDITIONAL REQUIREMENTS

Meh

Responsibilities:

  • Hands-on experience on multiple projects with constraint development, -analysis, and -debugging.
  • Proven experience with industry-standard tools for STA, e.g. PrimeTime or Tempus.
  • Proven understanding of hierarchical design approaches, top-down design, timing budgeting as well as timing and physical convergence.
  • Proficient in day-to-day usage of scripting languages (TCL, Perl, Shell, Bash, Python), Linux, and revision control systems (e.g. PerForce)
  • Very good experience with Verilog and the ability to analyze RTL/Netlist designs
  • English language proficiency is required for this positionGood interpersonal and communication skills as well as the ability to find effective technical solutions between RTL-Design and Physical-Design team


REQUIREMENT SUMMARY

Min:N/AMax:5.0 year(s)

Information Technology/IT

Engineering Design / R&D

Software Engineering

Graduate

Electrical, Electrical Engineering, Engineering, Relevant Field

Proficient

1

München, Germany