CPU Physical Design Engineer
at Apple
Santa Clara, California, USA -
Start Date | Expiry Date | Salary | Posted On | Experience | Skills | Telecommute | Sponsor Visa |
---|---|---|---|---|---|---|---|
Immediate | 16 Feb, 2025 | USD 312200 Annual | 17 Nov, 2024 | 10 year(s) or above | Logic Synthesis,Design Techniques,Tcl,Closure,Interpersonal Skills,Collaboration,Pnr,Reliability,Gds,Logic Design,Perl | No | No |
Required Visa Status:
Citizen | GC |
US Citizen | Student Visa |
H1B | CPT |
OPT | H4 Spouse of H1B |
GC Green Card |
Employment Type:
Full Time | Part Time |
Permanent | Independent - 1099 |
Contract – W2 | C2H Independent |
C2H W2 | Contract – Corp 2 Corp |
Contract to Hire – Corp 2 Corp |
Description:
SUMMARY
Posted: Oct 16, 2024
Role Number:200573748
Imagine what you could do here. At Apple, new ideas have a way of becoming extraordinary products, services, and customer experiences very quickly. Bring passion and dedication to your job and there’s no telling what you could accomplish. Dynamic, hard-working people and inspiring, innovative technologies are the norm here. The people who work here have reinvented entire industries with all Apple Hardware products! The same passion for innovation that goes into our products also applies to our practices strengthening our commitment to leave the world better than we found it. Join us to help deliver groundbreaking Apple products! Apple’s Silicon Engineering Group (SEG) is hiring hardworking engineers for CPU block-level physical design.
DESCRIPTION
As a CPU Physical Design Engineer, you will drive or participate in the following: • Drive RTL-to-GDS design convergence through logic synthesis and place-and-route tools targeting ambitious PPA goals • Will be responsible for block-level physical design delivery along with closure of backend flows, electrical requirements and improving silicon yield • Will work closely with internal CAD and PD methodology teams on industry standard synthesis/PNR tool features and optimizations and their adoption in CPU design • Will work with x-functional top-level teams on the aspects of CPU floorplan, timing, power, reliability, and testability • Will work closely with custom IP teams to define and co-optimize memory macros, library standard cells to improve design PPA
- Minimum BS and 10+ years of relevant industry experience
- Experience with logic design and digital circuits
- Experience in Perl or TCL
PREFERRED QUALIFICATIONS
- Experience in low power, high frequency physical design techniques leveraging advanced syn/PnR tool features, and best in class physical design methodology
- Experience using industry standard logic Synthesis, PnR, STA and Power analysis tools, along with timing budgeting, floor-planning, physical integration, and verification to converge complex designs
- Knowledge in deep sub-micron technology, along with its implications to timing, power, and area
- Excellent communication and interpersonal skills
- Ability to work independently and/or lead a physical design partition in collaboration with x-functional teams
Responsibilities:
- Minimum BS and 10+ years of relevant industry experience
- Experience with logic design and digital circuits
- Experience in Perl or TC
REQUIREMENT SUMMARY
Min:10.0Max:15.0 year(s)
Electrical/Electronic Manufacturing
Engineering Design / R&D
Other
BSc
Proficient
1
Santa Clara, CA, USA