GPU Physical Design Engineer
at Apple
Cambridge, England, United Kingdom -
Start Date | Expiry Date | Salary | Posted On | Experience | Skills | Telecommute | Sponsor Visa |
---|---|---|---|---|---|---|---|
Immediate | 24 Dec, 2024 | Not Specified | 27 Sep, 2024 | N/A | Physical Design,Ppa,Yield,Focal Point,Floorplanning,Design,Ip,Chip Architecture,Checklists,Synthesis,P&R,Budgeting,Thermal Management,Excess | No | No |
Required Visa Status:
Citizen | GC |
US Citizen | Student Visa |
H1B | CPT |
OPT | H4 Spouse of H1B |
GC Green Card |
Employment Type:
Full Time | Part Time |
Permanent | Independent - 1099 |
Contract – W2 | C2H Independent |
C2H W2 | Contract – Corp 2 Corp |
Contract to Hire – Corp 2 Corp |
Description:
SUMMARY
Posted: 19 Aug 2024
Role Number:200564201
Do you love creating elegant solutions to highly complex challenges? Do you intrinsically see the importance in every detail? As part of our Silicon Technologies group, you will help design and manufacture our next-generation, high-performance, power-efficient Graphics processors (GPUs). You will ensure Apple products and services can seamlessly and expertly handle the tasks that make them beloved by millions. Joining this group means you will be crafting and building the technology that fuels Apple’s devices. Together, we enable our customers to do all the things they love with their devices. This role requires a mix of strategic engineering along with hands-on, technical work. You will be responsible for implementing complete chip designs from RTL to tape-out.
DESCRIPTION
Work closely with the Front-End team to understand chip architecture and drive physical aspects early in design cycle. Drive best in class Physical Design construction and optimization recipes for performance, power and Area (PPA). Collaborate to drive methodologies and “best known methods” to streamline PD work, come up with guidelines and checklists, drive execution and track progress. Be focal point for place and route drive the work among place and route engineers, set goals and breakthroughs, plan short and long-term work, understand dependencies between different domains like top, STA, block Place & Route. Manage and resolve design and flow issues related to physical design, identify potential solutions and drive execution. Are you a confident problem solver who thrives under pressure to find new, creative solutions? Are you ready to help chart the future of Apple’s ecosystem? If so, we are excited to hear from you.
BSc/MSEE/M Eng/BEng or equivalent is requiredWe value proven ability in all aspects of ASIC implementation including Synthesis, DFT insertion, Floorplanning, Clock and Power distribution, Place & Route and all aspects of timing, electrical and physical signoff.
PREFERRED QUALIFICATIONS
- Work with Front-End teams to understand the design architecture to drive optimal floorplanning and physical implementation through early RTL feedback.
- Use design knowledge and state-of-the-art physical construction and optimization flow to push performance, power, and Area (PPA) of GPU designs.
- Experience with multi-voltage, power gated and power retention will be an advantage.
- Your practical knowledge with hierarchical design approach, top-down design, budgeting, timing and physical convergence will be an asset.
- Showcase your experience on integrating IP from both internal and external vendors and be able to specify and drive IP requirements in the physical domain.
- Your depth of expertise with large GPU designs (>20M gates) with frequencies in excess of 1GHz utilizing state-of-the-art technologies will serve you well.
- We would like you to join our team if you have a detailed understanding of database management issues.
- From a CAD tool perspective, experience crafting Floor-planning tools, P&R flows, global timing verification and Physical Design Verification Flows is required.
- Familiar with various process-related design issues including Design for Yield and Manufacturability, multi Vt strategies and thermal management.
Responsibilities:
Please refer the Job description for details
REQUIREMENT SUMMARY
Min:N/AMax:5.0 year(s)
Electrical/Electronic Manufacturing
Engineering Design / R&D
Other
Graduate
Proficient
1
Cambridge, United Kingdom