PMU Design Verification Engineer (m/f/d)

at  Apple

Nabern, Baden-Württemberg, Germany -

Start DateExpiry DateSalaryPosted OnExperienceSkillsTelecommuteSponsor Visa
Immediate21 Dec, 2024Not Specified25 Sep, 2024N/AInterpersonal Skills,Assertion Based Verification,Systemverilog,Ownership,Architects,Python,Formal Verification,Perl,Tcl,Object Oriented ProgrammingNoNo
Add to Wishlist Apply All Jobs
Required Visa Status:
CitizenGC
US CitizenStudent Visa
H1BCPT
OPTH4 Spouse of H1B
GC Green Card
Employment Type:
Full TimePart Time
PermanentIndependent - 1099
Contract – W2C2H Independent
C2H W2Contract – Corp 2 Corp
Contract to Hire – Corp 2 Corp

Description:

SUMMARY

Posted: Sep 18, 2024
Role Number:200565835
At Apple, we work every single day to craft products that enrich people’s lives. Do you love working on challenges that have not been solved yet? Do you like to change the game? We have an opportunity for a results-oriented and highly committed experienced Design Verification Engineer to join out team! As a member of our multifaceted group, you will have the outstanding and great opportunity to craft upcoming products that will delight and encourage millions of Apple’s customers every day. We are looking for a Design Verification Engineer in our team, who will enable bug-free first silicon for our mixed-signal designs, in close collaboration with our team of Digital and Analog Design engineers. The responsibilities involve all phases of pre-silicon verification including establishing design verification methodology and test-plan development. Additional responsibilities will include verification environment development, such as stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.

DESCRIPTION

  • You will develop verification plans in coordination with design leads and architects. - You’ll be responsible for building and maintaining verification test bench components and environments. - Generate directed and constrained random tests. - Run simulations and debug design and environment issues. - Build functional coverage points, analyze coverage, and improve test environment to target coverage holes. - Craft automated verification flows for block and chip level verification. - Apply knowledge of hardware description languages (VHDL/Verilog), hardware verification languages (SystemVerilog/UVM), and logic simulators to verify complex designs. - Work with other block and core level engineers to ensure a flawless verification flow.

  • Bachelors in EE or related field, or equivalent work experience

  • Excellent communication and interpersonal skills, combined with the ability to collaborate
  • Ability to work well on a team, take ownership and motivate self and othersFluent English skills

-

PREFERRED QUALIFICATIONS

  • Sophisticated knowledge of SystemVerilog and UVM
  • Experience developing scalable and portable test-benches
  • Experience with constrained random verification environments
  • Experience defining coverage space, writing coverage model, analyzing results
  • Experience with Assertion Based Verification
  • Good Knowledge of Object Oriented Programming
  • Experience in Formal Verification (Formal Linting, Formal connectivity, user property verification)
  • Experience with Python, Perl or TCL
  • Good understanding of digital design and basic knowledge of mixed signal verification

Responsibilities:

  • Bachelors in EE or related field, or equivalent work experience
  • Excellent communication and interpersonal skills, combined with the ability to collaborate
  • Ability to work well on a team, take ownership and motivate self and othersFluent English skill


REQUIREMENT SUMMARY

Min:N/AMax:5.0 year(s)

Information Technology/IT

Engineering Design / R&D

Information Technology

Graduate

Proficient

1

Nabern, Germany