Senior Engineer, Digital IC Design
at Marvell
Toronto, ON, Canada -
Start Date | Expiry Date | Salary | Posted On | Experience | Skills | Telecommute | Sponsor Visa |
---|---|---|---|---|---|---|---|
Immediate | 07 Feb, 2025 | Not Specified | 08 Nov, 2024 | 2 year(s) or above | Logic Design,Dft,Lint,Silicon Validation,Mac,Synthesis,Primetime,Integration,Phy | No | No |
Required Visa Status:
Citizen | GC |
US Citizen | Student Visa |
H1B | CPT |
OPT | H4 Spouse of H1B |
GC Green Card |
Employment Type:
Full Time | Part Time |
Permanent | Independent - 1099 |
Contract – W2 | C2H Independent |
C2H W2 | Contract – Corp 2 Corp |
Contract to Hire – Corp 2 Corp |
Description:
About Marvell
Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities.
At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.
Your Team, Your Impact
Central Engineering AMS-IP team provides leading-edge SerDes PHY solutions and other Analog Mixed-Signal IPs to support all Marvell products.
What You Can Expect
ASIC design engineer responsible the development of behavior models of high-performance SerDes analog circuits for use in digital and system verification.
The responsibilities include but not limited to:
- Develop accurate and simulation-efficient analog behavior models for SerDes analog circuits in SystemVerilog.
- Verify analog behavior models are accurate representations of analog schematics.
- Document modeling and verification results for formal review.
- Improve analog modelling design methodology and flow.
- Collaborate with Analog/Digital design teams to deliver the competitive SerDes IP solutions for all the Marvell product lines.
- Provide the support to the product teams, for both pre and post silicon
What We’re Looking For
Bachelor’s degree in Computer Engineering, Electrical Engineering and 2+ years of related professional experience or Master’s/PhD in Computer Engineering, Electrical Engineering.
Good personal communication skills and team working spirit.
Hardworking and motivated to be part of a highly competent design team.
Must be proficient in the following skills:
- Fundamental concepts in digital logic design
- Concepts digital logic timing analysis
- Verilog/VHDL coding and Lint tools
Highly desirable skills:
- Experience with MAC and PHY integration
- Experience with silicon validation
- Micro-controller 8051 or ARM Cortex experience
- Micro-controller firmware experience
- Synthesis using Synopsys or Cadence tools
- Timing analysis using Primetime
- DFT concepts of Scan, BIST
Additional Compensation and Benefit Elements
With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our
Careers
page.
All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.
LI-SC
Responsibilities:
- Develop accurate and simulation-efficient analog behavior models for SerDes analog circuits in SystemVerilog.
- Verify analog behavior models are accurate representations of analog schematics.
- Document modeling and verification results for formal review.
- Improve analog modelling design methodology and flow.
- Collaborate with Analog/Digital design teams to deliver the competitive SerDes IP solutions for all the Marvell product lines.
- Provide the support to the product teams, for both pre and post silico
REQUIREMENT SUMMARY
Min:2.0Max:7.0 year(s)
Electrical/Electronic Manufacturing
Engineering Design / R&D
Information Technology
Graduate
Proficient
1
Toronto, ON, Canada