Design Technology Enablement Engineer

at  Intel

Hillsboro, Oregon, USA -

Start DateExpiry DateSalaryPosted OnExperienceSkillsTelecommuteSponsor Visa
Immediate12 Aug, 2024USD 185123 Annual13 May, 20241 year(s) or abovePerl,Ppa,Design Flow,Python,Addition,Device Modeling,Pegasus,Parasitic Extraction,TclNoNo
Add to Wishlist Apply All Jobs
Required Visa Status:
CitizenGC
US CitizenStudent Visa
H1BCPT
OPTH4 Spouse of H1B
GC Green Card
Employment Type:
Full TimePart Time
PermanentIndependent - 1099
Contract – W2C2H Independent
C2H W2Contract – Corp 2 Corp
Contract to Hire – Corp 2 Corp

Description:

JOB DESCRIPTION

About DE organization:
This position is within the Design Enablement (DE) organization of Technology Development (TD). At Intel, Design Enablement is one of the key pillars enabling Intel to deliver winning products in the marketplace. Your work will directly enable design teams to get to market faster with leadership products on cutting edge technologies.
About the role:
As part of the Design Enablement/Process Design Kit (PDK) group, you will join a highly motivated team of top-notch engineers solving challenging technical problems enabling PDKs for Intel’s most advanced process technologies and drive PDKs towards industry standard methods and ease of use for the end customers. The job requires partnering and leveraging domain experts across various areas of Technology Development, EDA vendors and product design teams to develop and deliver high quality technology collaterals, models, and enablement of EDA tools.
Responsibilities:
Define technical specification for Intel advance technology features to enable Intel-specific and industry standard EDA design tools. Coordinate development of these technology features, develop QA plans and drive test-cases development working with relevant stakeholders.
Engage with internal partners and external EDA vendors to coordinate tool feature requirements and specification.
Joint effort with partners in DE organization to evaluate and isolate performance contributors for technology features as part of enablement.
Build and qualify Process Pathfinding Kits and tools with quick turnaround time.
Drive innovation and initiatives to enhance existing automation, tools, and methodology.
Identify and analyze problems, plans, tasks, and solutions.
Cultivate and reinforce appropriate group values, norms, and behaviors.
Perform in a dynamic, challenging and sometimes ambiguous environment with drive and creativity.

QUALIFICATIONS

You must possess the below minimum qualifications to be initially considered for this position.
Preferred qualifications are in addition to the requirements and are considered a plus factor in identifying top candidates.
Minimum Qualifications:

BS in EE/CE with 5+ relevant industry experience OR MS in EE/CE with 3+ relevant industry experience OR Ph.D. in EE/CE with 1+ relevant industry experience in the following areas:

  • Experienced in Physical Verification tools like Calibre, ICV or Pegasus, with skill set and knowledge on LVS methodology.
  • Parasitic Extraction, Device Modeling and Simulation tools/flows
  • Custom design flow and related EDA tools
  • CMOS device physics, process technology and design rules

Tools, flows, and methodology for optimal Product Performance/Power/Area/Cost (PPA)

  • One of the following: Python, PERL, TCL

Preferred Qualifications:
Familiar with Reliability verification, ESD concepts, Standard Cell Library and Memory Architectures

DesignEnablement

Responsibilities:

Please refer the Job description for details


REQUIREMENT SUMMARY

Min:1.0Max:5.0 year(s)

Information Technology/IT

IT Software - Application Programming / Maintenance

Information Technology

BSc

Proficient

1

Hillsboro, OR, USA