Mixed-Signal Design Verification Engineer - Power Management (m/f/d)

at  Apple

München, Bayern, Germany -

Start DateExpiry DateSalaryPosted OnExperienceSkillsTelecommuteSponsor Visa
Immediate13 Sep, 2024Not Specified18 Jun, 2024N/ATcl,Verilog Ams,Industrial Experience,Assertion Based Verification,Circuit,Modeling,Scripting Languages,Apple,Disabilities,Verilog,Power Management,English,Affirmative Action,Communication SkillsNoNo
Add to Wishlist Apply All Jobs
Required Visa Status:
CitizenGC
US CitizenStudent Visa
H1BCPT
OPTH4 Spouse of H1B
GC Green Card
Employment Type:
Full TimePart Time
PermanentIndependent - 1099
Contract – W2C2H Independent
C2H W2Contract – Corp 2 Corp
Contract to Hire – Corp 2 Corp

Description:

SUMMARY

Posted: Jun 11, 2024
Role Number:200537104
At Apple, we don’t just build great products - we revolutionize industries. It’s the diversity of our people and their ideas that drive the innovation to fuel everything we do, from amazing technology to industry-leading environmental efforts. Join Apple and be a part of our success. The Silicon Engineering Group is responsible for developing cutting edge chips that can be found in all of your favourite Apple products. Our power management design team in Munich has a unique opportunity for a forward-thinking and creative Mixed-Signal Design Verification Engineer. In this role, you will have the opportunity to experience a PMU from several levels of abstractions. Whether your passion is in the intricate details of how a sub-block within the PMU works, or the high level abstraction of system level use-cases and emulations, you will find your passion in your day-to-day business. You will be working closely with cross-functional teams to design and execute verification plans to meet specification requirements and project schedule.

DESCRIPTION

You will closely collaborate and engage with members of cross-functional disciplines including design teams, digital verification, system engineers and architects, and DfT teams to define and execute the verification strategy and test plan to cover a specified feature or IP. Your tasks would include: - Develop analog behavioral models with different abstraction levels based on required verification targets - Development of test plans covering the specified feature set and related checks and assertions - Design verification from interactive test case debugging to automated regression Analysing verification results and debugging the design - Planning and reviewing the verification results with cross-functional stakeholders - Collaborating with design and DV teams targeting optimum verification coverage - Construction of verification and modeling environment using leading edge methods - Verification automation

KEY QUALIFICATIONS

  • Experience in analog and mixed-signal verification and circuit modeling
  • Understanding of analog schematics and digital RTL to support and analyse verification results
  • Understanding of behavioral modeling and model validation techniques
  • Knowledge of Verilog-AMS, Verilog, and System-Verilog
  • Hands-on experience with Assertion Based Verification
  • Knowledge of verification automation concepts and scripting languages: TCL, Python/Perl is an advantage
  • Knowledge of UVM (Universal Verification Methodology) is a plus
  • Proactive team player with excellent communication skills able to collaborate with diverse cross-functional teams
  • Background in power management is a plusFluency in English is required
-

EDUCATION & EXPERIENCE

BS/MS/PhD in Electrical Engineering or industrial experience equivalent Early Career professionals with outstanding academic results and relevant internship experiences will also be considered

ADDITIONAL REQUIREMENTS

  • Apple is an Equal Opportunity Employer committed to inclusion and diversity. We take affirmative action to offer employment and advancement opportunities to all applicants, including minorities, women, and individuals with disabilities.

Responsibilities:

Please refer the Job description for details


REQUIREMENT SUMMARY

Min:N/AMax:5.0 year(s)

Information Technology/IT

Engineering Design / R&D

Software Engineering

Graduate

Proficient

1

München, Germany